AM335x

Revision as of 11:04, 22 March 2018 by Manel Caro (talk | contribs) (Texas Instruments AM335x)

Revision as of 11:04, 22 March 2018 by Manel Caro (talk | contribs) (Texas Instruments AM335x)

Contents

Texas Instruments AM335x

custom diagram 4 AM3352.jpg
am335x-blodk-diagram-22965.png
custom diagram 1 AM3352.jpg

MPU Subsystem

High Performance Image, Video, Audio (IVA2.2™) Accelerator Subsystem.

  • 800-MHz TMS320C64x+™ DSP Core
  • Enhanced Direct Memory Access (EDMA) Controller (128 Independent Channels)
  • Video Hardware Accelerators

POWERVR SGX™ Graphics Accelerator (SGX530 Imagination Technologies)

  • Tile Based Architecture delivering 10 MPoly/sec
  • Universal Scalable Shader Engine: Multi-threaded Engine Incorporating Pixel and Vertex Shader Functionality
  • Industry Standard API Support: OpenGLES 1.1 and 2.0, OpenVG1.0
  • Fine Grained Task Switching, Load Balancing, and Power Management
  • Programmable High Quality Image Anti-Aliasing

Fully Software-Compatible With C64x and ARM9™

Commercial and Extended Temperature Grades

Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+™ DSP Core

  • Eight Highly Independent Functional Units
fbd sprs685d.png

Documentation

See also